# Speculative Execution

Daniel Sanchez
Computer Science and Artificial Intelligence Laboratory
M.I.T.

#### Overview of branch prediction



Must speculation check always be correct?

October 4, 2023 MIT 6.5900 Fall 2023 L09-2

No...

#### Speculative Execution Recipe

- 1. Proceed ahead despite unresolved dependencies using a prediction for an architectural or micro-architectural value
- 2. Maintain both old and new values on updates to architectural (and often micro-architectural) state

After speculation check

3. After sure that there was no mis-speculation and there will be no more uses of the old values, discard old values and just use new values

OR

3. In event of misspeculation, dispose of all new values, restore old values, and re-execute from point before misspeculation

Why might one use old values?

O-O-O WAR hazards

#### Value Management Strategies

#### Greedy (or Eager) Update:

- Update value in place, and
- Provide means to reconstruct old values for recovery
  - often this is a log of old values

#### Lazy Update:

- Buffer new value, leaving old value in place
- Replace old value only at 'commit' time

#### Why leave an old value in place?

- When there will be limited use of new value
- To make it easy to use old value after new value is generated
- To simplify recovery



Strategy for Registers?
Where are 'new' values?
Strategy for PC?
Where is 'log'?

Lazy – update at commit In execution pipeline Greedy – update immediately In pipeline of PC latches

#### Misprediction Recovery

#### In-order execution machines:

- Guarantee no instruction issued after branch can write-back before branch resolves by keeping values in the pipeline
- Kill all values from all instructions in pipeline behind mispredicted branch

#### Out-of-order execution?

 Multiple instructions following exception in program order can generate new values before exception resolves

#### Data-Driven Execution (Tomasulo)



#### **Basic Operation:**

Enter op and tag or data (if known) for each source Replace tag with data as it becomes available Issue instruction when all sources are available Save dest data when operation finishes

Update strategy?

Greedy – update at execute

#### Extensions for Mis-speculation Recovery



#### Reorder buffer

- add <pd, dest, data, cause> fields in the instruction template
- commit instructions to reg file and memory in program order ⇒ buffers can be maintained circularly
- on exception, clear reorder buffer by resetting ptr<sub>1</sub>=ptr<sub>2</sub>
   (stores must wait for commit before updating memory)

What is the update policy of registers?

Lazy

#### Rollback and Renaming



Convert to lazy by holding data in ROB.

But how do we find values before they are committed?

Search the "dest" field in the reorder buffer

#### Renaming Table

Micro-architectural speculative cache to speed up tag lookup.



What is the update policy of rename table?

What events cause mis-speculation?

Exceptions & branch mispredicts

How can we respond to mis-speculation on rename table? *Clear valid bits* After being cleared, when can instructions be added to ROB? *After drain* 

# Recovering ROB/Renaming Table



Take snapshot of register rename table at each predicted branch, recover earlier snapshot if branch mispredicted

#### Map Table Recovery - Snapshots

Speculative value management of microarchitectural state

| Reg Map V |        |   | Snap Map | Snap Map V Snap Map |   |  | V    |   |
|-----------|--------|---|----------|---------------------|---|--|------|---|
| R0        | T20    | X |          | T20                 | Χ |  | T20  | X |
| R1        | T73    | Х |          | T73                 | X |  | T08  |   |
| R2        | T45    | X |          | T45                 | Х |  | T45  | X |
| R3        | T128   |   |          | T128                |   |  | T128 | X |
|           | •<br>• |   |          | •<br>•              |   |  | •    |   |
| R30       | T54    |   |          | T54                 |   |  | T54  |   |
| R31       | T88    | Х |          | T88                 | Х |  | T88  | Х |

What kind of value management is this?

Greedy!!

# Branch Predictor: Speculative Value Management



#### O-o-O Execution with ROB

#### Data-in-ROB design



#### Basic Operation:

- Enter op and tag or data (if known) for each source
- Replace tag with data as it becomes available
- Issue instruction when all sources are available
- Save dest data when operation finishes
- Commit saved dest data when instruction commits

#### Unified Physical Register File

(MIPS R10K, Alpha 21264, Pentium 4)



- One regfile for both *committed* and *speculative* values (no data in ROB)
- During decode, instruction result allocated new physical register, source regs translated to physical regs through rename table
- Instruction reads data from regfile at start of execute (not in decode)
- Write-back updates reg. busy bits on instructions in ROB (assoc. search)
- Snapshots of rename table taken at every branch to recover mispredicts
- On exception, renaming undone in reverse order of issue (MIPS R10000)

## Speculative & Out-of-Order Execution



#### Lifetime of Physical Registers

- Physical regfile holds committed and speculative values
- Physical registers decoupled from ROB entries (no data in ROB)

```
lw x1, (x3)
                                   Iw P1, (Px)
a)
      addi x3, x1, 4
                                   addi P2, P1, 4
b)
c)
      sub x1, x3, x9
                                   sub P3, P2, Py
      add x3, x1, x7 | Rename
                                   add P4, P3, Pz
d)
      lw x6, (x1)
                                   Iw P5, (P3)
e)
                                   add P6, P5, P4
f)
      add x8, x6, x3
      sw x8, (x1)
                                   sw P6, (P3)
g)
h)
      lw x3, (x11)
                                   Iw P7, (Pw)
```

When can we reuse a physical register?

When <u>next</u> write to same architectural register <u>commits</u>

Free List

P0



| Physical Regs |           |   |  |  |  |  |  |
|---------------|-----------|---|--|--|--|--|--|
| P0<br>P1      |           |   |  |  |  |  |  |
| P2            |           |   |  |  |  |  |  |
| P3<br>P4      |           |   |  |  |  |  |  |
| P5            | <x6></x6> | р |  |  |  |  |  |
| P6            | <x7></x7> | p |  |  |  |  |  |
| P7            | <x3></x3> | р |  |  |  |  |  |
| P8            | <x1></x1> | р |  |  |  |  |  |
|               |           |   |  |  |  |  |  |
| Pn            |           |   |  |  |  |  |  |

| lw x1, 0(x3)   |
|----------------|
| addi x3, x1, 4 |
| sub x6, x7, x6 |
| add x3, x3, x6 |
| lw x6, 0(x1)   |
|                |

ROB

| use | ex | op | p1 | PR1 | p2 | PR2 | Rd | LPRd | PRd |
|-----|----|----|----|-----|----|-----|----|------|-----|
|     |    |    |    |     |    |     |    |      |     |
|     |    |    |    |     |    |     |    |      |     |
|     |    |    |    |     |    |     |    |      |     |
|     |    |    |    |     |    |     |    |      |     |
|     |    |    |    |     |    |     |    |      |     |
|     |    |    |    |     |    |     |    |      |     |
|     |    |    |    |     |    |     |    |      |     |

(LPRd requires third read port on Rename Table for each instruction)















#### Speculative & Out-of-Order Execution



#### Reorder Buffer Holds Active Instruction Window

```
... (Older instructions)
                        Commit<sub>.</sub>
lw x1, (x3)
                                     <del>lw x1, (x3)</del>
                                     add x3, x1, x2
sub x6, x7, x9
                                     sub x6, x7, x9
                          Issue
add x3, x3, x6
                                     add x3, x3, x6
                        Execute
lw x6, (x1)
add x6, x6, x3
                                     add x6, x6, x3
sw x6, (x1)
                        Decode
                                     sw x6, (x1)
lw x6, (x1)
                                     lw x6, (x1)
··· (Newer instructions)
     Cycle t
                                        Cycle t + 1
```

Key: predecode, decoded, issued, executed, committed

#### Split Issue and Commit Queues

- How large should the ROB be?
  - Think Little's Law...
- Can split ROB into issue and commit queues

Issue Queue

use op p1 PR1 p2 PR2 tag

| ex | Rd | LPRd | PRd |
|----|----|------|-----|
|    |    |      |     |
|    |    |      |     |
|    |    |      |     |
|    |    |      |     |
|    |    |      |     |
|    |    |      |     |
|    |    |      |     |

- Commit queue: Allocate on decode, free on commit
- Issue queue: Allocate on decode, free on dispatch
- Pros: Smaller issue queue → simpler dispatch logic
- Cons: More complex mis-speculation recovery

## **Issue Timing**

| i1 | addi x1,x1,1 | Issue <sub>1</sub> | Execute <sub>1</sub> |                    |                      |
|----|--------------|--------------------|----------------------|--------------------|----------------------|
| i2 | ori x1,x1,1  |                    |                      | Issue <sub>2</sub> | Execute <sub>2</sub> |

How can we issue earlier?

Using knowledge of execution latency (bypass)

| i1 | lw x1, (x3)  | Issue <sub>1</sub> | Execute <sub>1</sub> |                      |  |
|----|--------------|--------------------|----------------------|----------------------|--|
| i2 | addi x1,x1,1 |                    | Issue <sub>2</sub>   | Execute <sub>2</sub> |  |

What might make this schedule fail?

If execution latency wasn't as expected

#### Issue Queue with latency prediction



Issue Queue (Reorder buffer)

- Fixed latency: latency included in queue entry ('bypassed')
- Predicted latency: latency included in queue entry (speculated)
- Variable latency: wait for completion signal (stall)

#### Data-in-ROB vs. Unified RegFile



How does issue speculation differ, e.g., on cache miss?

Dependency loop shorter for data-in-ROB style

## Superscalar Register Renaming

- During decode, instructions allocated new physical destination register
- Source operands renamed to physical register with newest value
- Execution unit only sees physical register numbers



Does this work?

## Superscalar Register Renaming



(MIPS R10K renames 4 serially-RAW-dependent insts/cycle)

# Thank you!